

# commodore mos technology NIMOS

950 Rittenhouse Rd., Norristown, PA 19403 • Tel.: 215/666-7950 • TWX: 510/660-4168

### 6526 COMPLEX INTERFACE ADAPTER (CIA)

#### DESCRIPTION

The 6526 Complex Interface Adapter (CIA) is a 65XX bus compatible peripheral Interface device with extremely flexible timing and I/O capabilities.

#### **FEATURES**

- 16 Individually programmable I/O lines
- 8 or 16-Bit handshaking on read or write
- 2 independent, linkable 16-Bit interval timers
- 24-hour (AM/PM) time of day clock with programmable alarm
- 8-Bit shift register for serial I/O
- 2TTL Load capability
- CMOS compatible I/O lines
- 1 or 2 MHz operation available







#### MAXIMUM RATINGS

Supply Voltage, VCC -0.3V to +7.0V Input/Output Voltage, VIN -0.3V to +7.0V Operating Temperature, Top 0°C to 70°C Storage Temperature, TSTG -55°C to 150°C

All inputs contain protection circuitry to prevent damage due to high static discharges. Care should be exercised to prevent unnecessary application of voltages in excess of the allowable limits.

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS ( $V_{CC} \pm 5\%$ , VSS = 0v, $T_A = 0-70$ °C)

| Characteristic                                                                                                | Symbol | Min.     | Тур.  | Max.        | Unit |
|---------------------------------------------------------------------------------------------------------------|--------|----------|-------|-------------|------|
| Input High Voltage                                                                                            | VIH    | + 2.4    |       | VCC         | ٧    |
| Input Low Voltage                                                                                             | VIL    | - 0.3    |       | <del></del> | ٧    |
| Input Leakage Current; VIN = VSS + <u>5v</u><br>(TOD, R/W, FLAG, Ø2, RES, RS0-RS3, CS)                        | IIN    |          | 1.0   | 2.5         | μA   |
| Port Input Pull-up Resistance                                                                                 | RPI    | 3.1      | 5.0   | <u></u>     | κΩ   |
| Output Leakage Current for High Impedance State (Three State); $V_{IN} = 4v$ to 2.4v; (DB0-DB7, SP, CNT, IRQ) | ITSI   |          | ± 1.0 | ± 10.0      | μΑ   |
| Output High Voltage<br>VCC=MIN, ILOAD < -200uA (PA0-PA7, PC<br>PB0-PB7, DB0-DB7)                              | VOH    | + 2.4    |       | VCC         | V    |
| Output Low Voltage<br>VCC = MIN, ILOAD < 3.2mA                                                                | VOL    |          |       | + 0.40      | ٧    |
| Output High Current (Sourcing);<br>VOH > 2.4v (PA0-PA7, PB0-PB7, PC, DB0-DB7)                                 | IOH    | -200     | -1000 |             | μA   |
| Output Low Current (Sinking); VOL < .4 v (PA0-PA7, PC, PB0-PB7, DB0-DB7)                                      | IOL    | 3.2      |       |             | mA   |
| Input Capacitance                                                                                             | CIN    |          | 7     | 10          | pf   |
| Output Capacitance                                                                                            | Cout   | <u> </u> | 7     | 10          | pf   |
| Power Supply Current                                                                                          | ICC    |          | 70    | 100         | mA   |

#### 6526 WRITE TIMING DIAGRAM



#### 6526 READ TIMING DIAGRAM



#### 6526 INTERFACE SIGNALS

#### Ø2 — Clock Input

The Ø2 clock is a TTL compatible input used for internal device operation and as a timing reference for communicating with the system data bus.

#### CS — Chip Select Input

The CS input controls the activity of the 6526. A low level on CS while Ø2 is high causes the device to respond to signals on the R/W and address (RS) lines. A high on CS prevents these lines from controlling the 6526. The CS line is normally activated (low) at Ø2 by the appropriate address combination.

#### R/W — Read/Write Input

The R/W signal is normally supplied by the micro-processor and controls the direction of data transfers of the 6526. A high on R/W indicates a read (data transfer out of the 6526), while a low indicates a write (data transfer into the 6526).

#### RS3-RS0 — Address Inputs

The address inputs select the internal registers as described by the Register Map.

#### DB7-BD0 — Data Bus Inputs/Outputs

The eight data bus pins transfer information between the 6526 and the system data bus. These pins are high impedance inputs unless  $\overline{CS}$  is low and R/W and Ø2 are high, to read the device. During this read, the data bus output buffers are enabled, driving the data from the selected register onto the system data bus.

#### IRQ — Interrupt Request Output

IRQ is an open drain output normally connected to the processor interrupt input. An external pullup resistor holds the signal high, allowing multiple IRQ outputs to be connected together. The IRQ output is normally off (high impedance) and is activated low as indicated in the functional description.

#### RES — Reset Input

A low on the RES pin resets all internal registers. The port pins are set as inputs and port registers to zero (although a read of the ports will return all highs because of passive pullups). The timer control registers are set to zero and the timer latches to all ones. All other registers are reset to zero.

#### 6526 TIMING CHARACTERISTICS

|                                                                         |                                                                                                                                                                | 1 M                                       | Hz                                  | .21                                         | MHz                              |                                  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------|---------------------------------------------|----------------------------------|----------------------------------|
| Symbol                                                                  | Characteristic                                                                                                                                                 | MIN                                       | MAX                                 | MIN                                         | MAX                              | Unit                             |
| TCYC<br>TR, TF<br>TCHW<br>TCLW                                          | <b>Ø<sub>2</sub> Clock</b> Cycle Time Rise and Fall Time Clock Pulse Width (High) Clock Pulse Width (Low)                                                      | 1,000<br><br>420<br>420                   | 20,000<br>25<br>10,000<br>10,000    | 500<br><br>200<br>200                       | 20,000<br>25<br>10,000<br>10,000 | nS<br>nS<br>nS                   |
| TPD<br>TWCS<br>TADS<br>TADH<br>TRWS<br>TRWH<br>TDS<br>TDH               | Write Cycle Output Delay From Ø2 CS low while Ø2 high Address Setup Time Address Hold Time R/W Setup Time R/W Hold Time Data Bus Setup Time Data Bus Hold Time | <br>420<br>0<br>10<br>0<br>0<br>150<br>0  | 1,000                               |                                             | 500                              | nS nS nS nS nS nS                |
| TPS<br>TWCS(2)<br>TADS<br>TADH<br>TRWS<br>TRWH<br>TACC<br>TCO(3)<br>TDR | Read Cycle Port Setup Time CS low while Ø2 high Address Setup Time Address Hold Time R/W Setup Time R/W Hold Time Data Access from RS3-RS0 Data Release Time   | 300<br>420<br>0<br>10<br>0<br>0<br><br>50 | —<br>—<br>—<br>—<br>550<br>320<br>— | 150<br>20<br>0<br>5<br>0<br>0<br><br><br>25 | <br><br><br>275<br>150           | nS<br>nS<br>nS<br>nS<br>nS<br>nS |

NOTES: 1 — All timings are referenced from VIL max and VIH min on inputs and VOL max and VOH min on outputs.

2 — TWCs is measured from the later of  $\emptyset$ 2 high or  $\overline{CS}$  low.  $\overline{CS}$  must be low at least until the end of  $\emptyset$ 2 high.

3 — TCO is measured from the later of \$\varrho\$2 high or CS low. Valid data is available only after the later of TACC or TCO.

#### REGISTER MAP

nes per per per DEC

| RS2 | RS1               | RSO                                                                           | REG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0                 | 0                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PRA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | 0                 | 1                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PRB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | 1                 | 0                                                                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DDRA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0   | 1                 | 1                                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DDRB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1   | 0                 | 0                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TA LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | 0                 | 1                                                                             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TA HI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | 1                 | 0                                                                             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TB LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1   | 1                 | 1                                                                             | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TB HI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0   | 0                 | 0                                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TOD 10THS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | 0                 | 1                                                                             | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TOD SEC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0   | 1                 | 0                                                                             | Α                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TOD MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0   | 1                 | 1                                                                             | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TOD HR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1   | 0                 | 0                                                                             | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | 0                 | 1                                                                             | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ICR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | 1                 | 0                                                                             | E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CRA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | 1                 | 1                                                                             | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CRB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | 0 0 0 1 1 1 0 0 0 | 0 0 0 0 0 1 0 1 1 1 1 1 1 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0       0       0         0       0       1         0       1       0         0       1       1         1       0       0         1       1       1         0       0       1         0       0       1         0       1       0         0       1       1         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       0         1       0       1         1       0       1         1       0       1         1       0       1         1       0       1         1       0       1         1       0       1         1       0       1         1       0       1 | 0       0       0       0         0       0       1       1         0       1       0       2         0       1       1       3         1       0       0       4         1       0       1       5         1       1       0       6         1       1       1       7         0       0       0       8         0       0       1       9         0       1       0       A         0       1       1       B         1       0       0       C         1       0       1       D         1       0       1       D         1       0       1       D         1       0       1       D         1       0       1       D         1       1       0       E |

PERIPHERAL DATA REG A PERIPHERAL DATA REG B DATA DIRECTION REG A DATA DIRECTION REG B TIMER A LOW REGISTER TIMER A HIGH REGISTER TIMER B LOW REGISTER TIMER B HIGH REGISTER 10THS OF SECONDS REGISTER SECONDS REGISTER MINUTES REGISTER HOURS — AM/PM REGISTER SERIAL DATA REGISTER INTERRUPT CONTROL REGISTER CONTROL REG A CONTROL REG B

#### 6526 FUNCTIONAL DESCRIPTION

#### I/O Ports (PRA, PRB, DDRA, DDRB).

Ports A and B each consist of an 8-bit Peripheral Data Register (PR) and an 8-bit Data Direction Register (DDR). If a bit in the DDR is set to the corresponding bit in the PR is an output, if a DDR bit is set to a zero, the corresponding PR bit is defined as an input. On a READ, the PR reflects the information present on the actual port pins (PA0-PA7, PB0-PB7) for both input and output bits. Port A and Port B have passive pull-up devices as well as active pull-ups, providing both CMOS and TTL compatibility. Both ports have two TTL load drive capability. In addition to normal I/O operation, PB6 and PB7 also provide timer output functions.

#### Handshaking

Handshaking on data transfers can be accomplished using the PC output pin and the FLAG input pin. PC will go low for one cycle following a read or write of PORT B. This signal can be used to indicate "data ready" at PORT B or "data accepted" from PORT B. Handshaking on 16-bit data transfers (using both PORT A and PORT B) is possible by always reading or writing PORT A first. FLAG is a negative edge sensitive input which can be used for receiving the PC output from another 6526, or as a general purpose interrupt input. Any negative transition on FLAG will set the FLAG interrupt bit.

| REG | NAME | D <sub>7</sub>   | D <sub>6</sub>   | D <sub>5</sub>   | D <sub>4</sub>   | D <sub>3</sub> | D <sub>2</sub>   | D <sub>1</sub>   | DO               |
|-----|------|------------------|------------------|------------------|------------------|----------------|------------------|------------------|------------------|
| 0   | PRA  | PA <sub>7</sub>  | PA <sub>6</sub>  | PA <sub>5</sub>  | PA <sub>4</sub>  | PA3            | PA <sub>2</sub>  | PA <sub>1</sub>  | PA <sub>0</sub>  |
| 1   | PRB  | PB <sub>7</sub>  | PB <sub>6</sub>  | PB <sub>5</sub>  | PB <sub>4</sub>  | PB3            | PB <sub>2</sub>  | PB <sub>1</sub>  | PB <sub>0</sub>  |
| 2   | DDRA | DPA <sub>7</sub> | DPA <sub>6</sub> | DPA <sub>5</sub> | DPA <sub>4</sub> | DPA3           | DPA <sub>2</sub> | DPA <sub>1</sub> | DPA <sub>0</sub> |
| 3   | DDRB | DPB <sub>7</sub> | DPB <sub>6</sub> | DPB <sub>5</sub> | DPB <sub>4</sub> | DPB3           | DPB <sub>2</sub> | DPB <sub>1</sub> | DPB <sub>0</sub> |

#### Interval Timers (Timer A, Timer B)

Each interval timer consists of a 16-bit read-only Timer Counter and a 16-bit write-only Timer Latch. Data written to the timer are latched in the Timer Latch, while data read from the timer are the present contents of the Timer Counter. The timers can be used independently or linked for extended operations. The various timer modes allow generation of long time delays, variable width pulses, pulse trains and variable frequency waveforms. Utilizing the CNT input, the timers can count external pulses or measure frequency, pulse width and delay times of external signals. Each timer has an associated control register, providing independent control of the following functions:

#### Start/Stop

A control bit allows the timer to be started or stopped by the microprocessor at any time.

#### PB On/Off:

A control bit allows the timer output to appear on a PORT B output line (PB6 for TIMER A and PB7 for TIMER B). This function overrides the DDRB control bit and forces the appropriate PB line to an output.

#### Toggle/Pulse

A control bit selects the output applied to PORT B. On every timer underflow the output can either toggle or generate a single positive pulse of one cycle duration. The Toggle output is set high whenever the timer is started and is set low by RES.

#### **One-Short/Continuous**

A control bit selects either timer mode. In one-shot mode, the timer will count down from the latched value to zero, generate an interrupt, reload the latched value, then stop. In continuous mode, the timer will count from the latched value to zero, generate an interrupt, reload the latched value and repeat the procedure continuously.

#### **Force Load**

A strobe bit allows the timer latch to be loaded into the timer counter at any time, whether the timer is running or not.

#### Input Mode:

Control bits allow selection of the clock used to decrement the timer. TIMER A can count Ø2 clock pulses or external pulses applied to the CNT pin. TIMER B can count Ø2 pulses, external CNT pulses, TIMER A underflow pulses or TIMER A underflow pulses while the CNT pin is held high.

The timer latch is loaded into the timer on any timer underflow, on a force load or following a write to the high byte of the prescaler while the timer is stopped. If the timer is running, a write to the high byte will load the timer latch, but not reload the counter.

#### **READ (TIMER)**

| REG | NAME  |                  |                  |                  |                  |      |                  |                  |                  |
|-----|-------|------------------|------------------|------------------|------------------|------|------------------|------------------|------------------|
| 4   | TA LO | TAL <sub>7</sub> | TAL6             | TAL <sub>5</sub> | TAL <sub>4</sub> | TAL3 | TAL <sub>2</sub> | TAL <sub>1</sub> | TAL <sub>0</sub> |
| 5   | TA HI | TAH <sub>7</sub> | TAH <sub>6</sub> | TAH <sub>5</sub> | TAH <sub>4</sub> | ТАНз | TAH <sub>2</sub> | TAH <sub>1</sub> | TAH <sub>0</sub> |
| 6   | TB LO | TBL <sub>7</sub> | TBL <sub>6</sub> | TBL <sub>5</sub> | TBL <sub>4</sub> | TBL3 | TBL <sub>2</sub> | TBL <sub>1</sub> | TBL <sub>0</sub> |

TBH7 TBH6 TBH5 TBH4 TBH3 TBH2 TBH1 TBH0

#### WRITE (PRESCALER)

| <u>REG</u> | NAME  |                                       |                  |                  |                  |                  |                  |                  |                  |
|------------|-------|---------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 4          | TA LO | PAL <sub>7</sub>                      | PAL <sub>6</sub> | PAL <sub>5</sub> | PAL <sub>4</sub> | PAL3             | PAL <sub>2</sub> | PAL <sub>1</sub> | PAL <sub>0</sub> |
| 5          | TA HI | PAH <sub>7</sub>                      | РАН6             | PAH <sub>5</sub> | PAH <sub>4</sub> | PAH <sub>3</sub> | PAH <sub>2</sub> | PAH <sub>1</sub> | PAH <sub>0</sub> |
| 6          | TB LO | · · · · · · · · · · · · · · · · · · · |                  |                  |                  |                  |                  |                  |                  |
| 7          | TB HI | PBH <sub>7</sub>                      | PBH <sub>6</sub> | PBH <sub>5</sub> | PBH <sub>4</sub> | PBH <sub>3</sub> | PBH <sub>2</sub> | PBH <sub>1</sub> | PBH <sub>0</sub> |

#### Time of Day Clock (TOD)

The TOD clock is a special purpose timer for real-time applications. TOD consists of a 24-hour (AM/PM) clock with 1/10th second resolution. It is organized into 4 registers: 10ths of seconds, Seconds, Minutes and Hours. The AM/PM flag is in the MSB of the Hours register for easy bit testing. Each register reads out in BCD format to simplify conversion for driving displays, etc. The clock requires an external 60 Hz or 50 Hz (programmable) TTL level input on the TOD pin for accurate time-keeping. In addition to time-keeping, a programmable ALARM is provided for generating an interrupt at a desired time. The ALARM registers are located at the same addresses as the corresponding TOD registers. Access to the ALARM is governed by a Control Register bit. The ALARM is write-only; any read of a TOD address will read time regardless of the state of the ALARM access bit.

A specific sequence of events must be followed for proper setting and reading of TOD. TOD is automatically stopped whenever a write to the Hours register occurs. The clock will not start again until after a write to the 10ths of seconds register. This assures TOD will always start at the desired time. Since a carry

from one stage to the next can occur at any time with respect to a read operation, a latching function is included to keep all Time Of Day information constant during a read sequence. All four TOD registers latch on a read of Hours and remain latched until after a read of 10ths of seconds. The TOD clock continues to count when the output registers are latched. If only one register is to be read, there is no carry problem and the register can be read "on the fly," provided that any read of Hours is followed by a read of 10ths of seconds to disable the latching.

#### **READ**

| REG | NAME      |    |                 |       |                 |                 |                    |                 |                 |
|-----|-----------|----|-----------------|-------|-----------------|-----------------|--------------------|-----------------|-----------------|
| 8   | TOD 10THS | 0  | 0               | 0     | 0               | T <sub>8</sub>  | T <sub>4</sub>     | T <sub>2</sub>  | T <sub>1</sub>  |
| 9   | TOD SEC   | 0  | SH <sub>4</sub> | SH2   | SH <sub>1</sub> | SL <sub>8</sub> | SL <sub>4</sub>    | SL <sub>2</sub> | SL <sub>1</sub> |
| Α   | TOD MIN   | 0  | $MH_4$          | MΗ̈́2 | MH <sub>1</sub> | ML <sub>8</sub> | ML <sub>4</sub>    | $ML_2$          | ML <sub>1</sub> |
| В   | TOD HR    | РМ | 0               | 0     |                 | HL8             |                    |                 |                 |
|     | 1001111   |    |                 | [ `   | ' ' ' '         | ,,_0            | ' ' <del>- 4</del> | _ ' ' ' '       | ·               |

WRITE

CRB7=0 TOD

CRB7=1 ALARM

(SAME FORMAT AS READ)

#### Serial Port (SDR)

The serial port is a buffered, 8-bit synchronous shift register system. A control bit selects input or output mode. In input mode, data on the SP pin is shifted into the shift register on the rising edge of the signal applied to the CNT pin. After 8 CNT pulses, the data in the shift register is dumped into the Serial Data Register and an interrupt is generated. In the output mode, TIMER A is used for the baud rate generator. Data is shifted out on the SP pin at ½ the underflow rate of TIMER A. The maximum baud rate possible is Ø2 divided by 4, but the maximum useable baud rate will be determined by line loading and the speed at which the receiver responds to input data. Transmission will start following a write to the Serial Data Register (provided TIMER A is running and in continuous mode). The clock signal derived from TIMER A appears as an output on the CNT pin. The data in the Serial Data Register will be loaded into the shift register then shift out to the SP pin when a CNT pulse occurs. Data shifted out becomes valid on the falling edge of CNT and remains valid until the next falling edge. After 8 CNT pulses, an interrupt is generated to indicate more data can be sent. If the Serial Data Register was loaded with new information prior to this interrupt, the new data will automatically be loaded into the shift register and transmission will continue. If the microprocessor stays one byte ahead of the shift register, transmission will be continuous. If no further data is to be transmitted, after the 8th CNT pulse, CNT will return high and SP will remain at the level of the last data bit transmitted. SDR data is shifted out MSB first and serial input data should also appear in this format.

The bidirectional capability of the Serial Port and CNT clock allows many 6526 devices to be connected to a common serial communication bus on which one 6526 acts as a master, sourcing data and shift clock, while all other 6526 chips act as slaves. Both CNT and SP outputs are open drain to allow such a common bus. Protocol for master/slave selection can be transmitted over the serial bus, or via dedicated handshaking lines.

| REG | NAME |                |                |                |                |    |                |                |                |
|-----|------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|
| С   | SDR  | S <sub>7</sub> | S <sub>6</sub> | S <sub>5</sub> | S <sub>4</sub> | Sg | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> |

#### Interrupt Control (ICR)

There are five sources of interrupts on the 6526: underflow from TIMER A, underflow from TIMER B, TOD ALARM, Serial Port full/empty and FLAG. A single register provides masking and interrupt information. The Interrupt Control Register consists of a write-only MASK register and a read-only DATA register. Any interrupt will set the corresponding bit in the DATA register. Any interrupt which is enabled by the MASK register will set the IR bit (MSB) of the DATA register and bring the IRQ pin low. In a multi-chip system, the IR bit can be polled to detect which chip has generated an interrupt request. The interrupt DATA register is cleared and the IRQ line returns high following a read of the DATA register. Since each interrupt sets an interrupt bit regardless of the MASK, and each interrupt bit can be selectively masked to prevent the generation of a processor interrupt, it is possible to intermix polled interrupts with true interrupts. However, polling the IR bit will cause the DATA register to clear, therefore, it is up to the user to preserve the information contained in the DATA register if any polled interrupts were present.

The MASK register provides convenient control of individual mask bits. When writing to the MASK register, if bit 7 (SET/CLEAR) of the data written is a ZERO, any mask bit written with a one will be cleared, while those mask bits written with a zero will be unaffected. If bit 7 of the data written is a ONE, any mask bit written with a one will be set, while those mask bits written with a zero will be unaffected. In order for an interrupt flag to set IR and generate an Interrupt Request, the corresponding MASK bit must be set.

## READ (INT DATA) REG NAME D ICR IR 0 0 FLG SP ALRM

| WR       | WRITE (INT MASK) |     |   |   |     |    |      |    |    |  |  |  |
|----------|------------------|-----|---|---|-----|----|------|----|----|--|--|--|
| REG NAME |                  |     |   |   |     |    |      |    |    |  |  |  |
| D        | ICR              | S/Ĉ | Χ | Χ | FLG | SP | ALRM | TB | TA |  |  |  |

#### CONTROL REGISTERS

There are two control registers in the 6526, CRA and CRB. CRA is associated with TIMER A and CRB is associated with TIMER B. The register format is as follows:

| CF<br>Bit | RA:<br>Name | Function                                                                                                                              |
|-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0         | START       | 1=START TIMER A, 0=STOP TIMER A. This bit is automatically reset when underflow occurs during one-shot mode.                          |
| 1         | PBON        | 1=TIMER A output appears on PB6, 0=PB6 normal operation.                                                                              |
| 2         | OUTMODE     | 1=TOGGLE, 0=PULSE                                                                                                                     |
| 3         | RUNMODE     | 1=ONE-SHOT, 0=CONTINUOUS                                                                                                              |
| 4         | LOAD        | 1=FORCE LOAD (this is a STROBE input, there is no data storage, bit 4 will always read back a zero and writing a zero has no effect). |
| 5         | INMODE      | 1=TIMER A counts positive CNT transitions, 0=TIMER A counts Ø2 pulses.                                                                |
| 6         | SPMODE      | 1=SERIAL PORT output (CNT sources shift clock), 0=SERIAL PORT input (external shift clock                                             |
|           |             | required).                                                                                                                            |
| 7         | TODIN       | $1=50~\mathrm{Hz}$ clock required on TOD pin for accurate time, $0=60~\mathrm{Hz}$ clock required on TOD pin for accurate time.       |
| CF        | RB:         |                                                                                                                                       |

| CRB:<br>Bit Name | Functio  | n                        |                                                                                                      |
|------------------|----------|--------------------------|------------------------------------------------------------------------------------------------------|
|                  | •        |                          | B4 are identical to CRA0-CRA4 for TIMER B with the nat bit 1 controls the output of TIMER B on PB7). |
| 5,6 INMODE       | Bits CRE | 35 and Cl<br><b>CRB5</b> | RB6 select one of four input modes for TIMER B as:                                                   |
|                  | 0        | 0                        | TIMER B counts Ø2 pulses.                                                                            |
|                  | 0        | 1                        | TIMER B counts positive CNT transistions.                                                            |
|                  | 1        | 0                        | TIMER B counts TIMER A underflow pulses.                                                             |
|                  | 1        | 1                        | TIMER B counts TIMER A underflow pulses while CNT is high.                                           |
| 7 ALARM          | 1=writin | g to TOD                 | registers sets ALARM, 0=writing to TOD registers sets TOD clock.                                     |

| REG | NAME | TOD    | SP<br>MODE | IN    | LOAD            | RUN<br>MODE | OUT MODE | PB ON                 | START   |
|-----|------|--------|------------|-------|-----------------|-------------|----------|-----------------------|---------|
| E   | CRA  | 0=60Hz | 0=INPUT    | 0=Ø2  | 1=FORCE<br>LOAD | 0=CONT.     | 0=PULSE  | 0=PB <sub>6</sub> OFF | 0=STOP  |
|     |      | 1=50Hz | 1=OUTPUT   | 1=CNT | (STROBE)        | 1=0.S.      | 1=TOGGLE | 1=PB <sub>6</sub> ON  | 1=START |
|     | ·    |        |            |       |                 |             | TA       |                       |         |

| REG NAME ALARM | IN MODE                      | LOAD     | RUN<br>MODE | MODE     | PB ON     | START   |
|----------------|------------------------------|----------|-------------|----------|-----------|---------|
| F CRB 0=TOD    | 0 0=\Ø2<br>0 1=CNT<br>1 0=TA | LOAD     | 0=CONT.     | 0=PULSE  | 0=PB7 OFF | 0=STOP  |
| 1=<br>ALARM    | 1 1=CNT•TA                   | (STROBE) | 1=0.S.      | 1=TOGGLE | 1=PB7 ON  | 1=START |

All unused register bits are unaffected by a write and are forced to zero on a read.

COMMODORE SEMICONDUCTOR GROUP reserves the right to make changes to any products herein to improve reliability, function or design. COMMODORE SEMICONDUCTOR GROUP does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

